JAJSMA8A july 2021 – august 2023 LM5157
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NO. | NAME | ||
1, 16 | PGND | P | Power ground pin. Source connection of the internal N-channel power MOSFET |
2 | VCC | P | Output of the internal VCC regulator and supply voltage input of the internal MOSFET driver. Connect a 5-Ω resistor in series with a 1-µF ceramic bypass capacitor from this pin to PGND. |
3 | BIAS | P | Supply voltage input to the VCC regulator. Connect a bypass capacitor from this pin to PGND. |
4 | PGOOD | O | Power-good indicator. An open-drain output that goes low if FB is below the undervoltage threshold (VUVTH). Connect a pullup resistor to the system voltage rail. |
5 | RT | I | Switching frequency setting pin. The switching frequency is programmed by a single resistor between RT and AGND. |
6 | UVLO/SYNC/EN | I | Enable pin. The converter shuts down when the pin is less than the enable threshold (VEN). |
Undervoltage lockout programming pin. The converter start-up and shutdown levels can be programmed by connecting this pin to the supply voltage through a voltage divider. If a programmable UVLO is used, connect the low-side UVLO resistor to AGND. This pin must not be left floating. Connect to the BIAS pin if not used. | |||
External synchronization clock input pin. The internal clock can be synchronized to an external clock by applying a negative pulse signal into the pin. | |||
7 | AGND | G | Analog ground pin. Connect to the analog ground plane through a wide and short path. |
8 | COMP | O | Output of the internal transconductance error amplifier. Connect the loop compensation components between this pin and AGND. |
9 | FB | I | Inverting input of the error amplifier. Connect a voltage divider to set the output voltage in boost, SEPIC, or primary-side regulated flyback topologies. Connect the low-side feedback resistor close to AGND. |
10 | SS | I | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. Connect the ground connection of the capacitor to AGND. |
11 | MODE | I | MODE = 0 V or connect to AGND during initial power up. Hiccup mode protection is disabled and spread spectrum is disabled. |
MODE = 370 mV or connect a 37.4-kΩ resistor between this pin and AGND during initial power up. Hiccup mode protection is enabled and spread spectrum is enabled. | |||
MODE = 620 mV or connect a 62.0-kΩ resistor between this pin and AGND during initial power up. Hiccup mode protection is enabled and spread spectrum is disabled. | |||
MODE > 1 V or connect a 100-kΩ resistor between this pin and AGND during initial power up. Hiccup mode protection is disabled and spread spectrum is enabled. | |||
12, 13, 14 | SW | Switch pin. Drain connection of the internal N-channel power MOSFET | |
15 | NC | — | No internal electrical contact. Optionally connect to PGND for improved thermal conductivity. |
— | EP | — | Exposed pad of the package. The exposed pad must be connected to AGND and the large ground copper plane to decrease thermal resistance. |