A power supply input typically has a relatively high source impedance at the switching frequency. Good-quality input capacitors are necessary to limit the input ripple voltage. As mentioned earlier, dual-channel interleaved operation significantly reduces the input ripple amplitude. In general, the ripple current splits between the input capacitors based on the relative impedance of the capacitors at the switching frequency.
- Select the input capacitors with sufficient voltage and RMS ripple current ratings.
- Use Equation 38 to calculate the input
capacitor RMS ripple current assuming a worst-case duty-cycle operating point of 50%.
Equation 38.
- Use Equation 39 to find the required
input capacitance.
Equation 39.
where
- ΔVIN is the input
peak-to-peak ripple voltage specification.
- RESR is the input
capacitor ESR.
- Recognizing the voltage coefficient of ceramic
capacitors, select two 4.7µF, 100V, X7R, 1210 ceramic input capacitors. Place these
capacitors adjacent to the VIN and PGND pins.
- Use a 10nF, 100V, X7R, 0603 ceramic capacitor
near the VIN and PGND pins to supply the high di/dt current during MOSFET switching
transitions. Such capacitors offer high self-resonant frequency (SRF) and low effective
impedance above 100MHz. The result is lower power loop parasitic inductance, thus
minimizing switch-node voltage overshoot and ringing for lower conducted and radiated EMI
signature. Refer to Layout Guidelines for more detail.