JAJSMX1B September 2021 – March 2022 LM74720-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
ENTDLY | A (low to high) to GATE Turn On delay | V(A) ↑ V(A POR) to V(GATE – A) > 5 V, C(GATE – A) = 10 nF, | 200 | µs | ||
tGATE_OFF(DLY) | Reverse voltage detection to Gate Turn Off delay | V(A) – V(C) = +30 mV to –100 mV, V(GATE) – V(A) < 1 V, C(GATE – A) = 10 nF | 0.47 | 0.81 | µs | |
tGATE_ON(DLY) | Forward voltage detection to Gate Turn On delay | V(A) – V(C) = –100 mV to +700 mV, V(GATE) – V(A) > 5 V, C(GATE – A) = 10 nF | 1.9 | 2.9 | µs | |
tEN_OFF(DLY)PD | EN to PD Delay | EN ↓ to PD ↓ | 6.5 | 12 | µs | |
tOV_OFF(DLY)PD | OV to PD Delay | OV ↑ to PD ↓ | 0.9 | 1.5 | µs | |
tPD_Pk | Peak Pull Down duration | I(PD_SINK, Pk) ↑ to I(PD_SINK, DC) ↓ | 11 | 38 | 65 | µs |