JAJSK05D September 2020 – March 2022 LMG3422R030 , LMG3425R030
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Due to the silicon FET’s long reign as the dominant power-switch technology, many designers are unaware that the headline drain-source voltage cannot be used as an equivalent point to compare devices across technologies. The headline drain-source voltage of a silicon FET is set by the avalanche breakdown voltage. The headline drain-source voltage of a GaN FET is set by the long term reliability with respect to data sheet specifications.
Exceeding the headline drain-source voltage of a silicon FET can lead to immediate and permanent damage. Meanwhile, the breakdown voltage of a GaN FET is much higher than the headline drain-source voltage. For example, the breakdown voltage of the LMG342xR030 is more than 800 V.
A silicon FET is usually the weakest link in a power application during an input voltage surge. Surge protection circuits must be carefully designed to ensure the silicon FET avalanche capability is not exceeded because it is not feasible to clamp the surge below the silicon FET breakdown voltage. Meanwhile, it is easy to clamp the surge voltage below a GaN FET breakdown voltage. In fact, a GaN FET can continue switching during the surge event which means output power is safe from interruption.
The LMG342xR030 drain-source capability is explained with the assistance of Figure 9-1. The figure shows the drain-source voltage versus time for a GaN FET for a single switch cycle in a switching application. No claim is made about the switching frequency or duty cycle.
The waveform starts before t0 with the FET in the on state. At t0 the GaN FET turns off and parasitic elements cause the drain-source voltage to ring at a high frequency. The peak ring voltage is designated VDS(tr). The high frequency ringing has damped out by t1. Between t1 and t2 the FET drain-source voltage is set by the characteristic response of the switching application. The characteristic is shown as a flat line, but other responses are possible. The voltage between t1 and t2 is designated VDS(off). At t2 the GaN FET is turned on at a non-zero drain-source voltage. The drain-source voltage at t2 is designated VDS(switching). Unique VDS(tr), VDS(off) and VDS(switching) parameters are shown because each can contribute to stress over the lifetime of the GaN FET.
The LMG342xR030 drain-source surge voltage capability is seen with the absolute maximum ratings VDS(tr)(surge) and VDS(surge) in Absolute Maximum Ratings where VDS(tr)(surge) maps to VDS(tr) in Figure 9-1 and VDS(surge) maps to both VDS(off) and VDS(switching) in Figure 9-1. More information about the surge capability of TI GaN FETs is found in A New Approach to Validate GaN FET Reliability to Power-line Surges Under Use-conditions.