SNOSDA7F September 2020 – August 2024 LMG3422R030 , LMG3426R030 , LMG3427R030
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The power loop, comprising of the two devices in the half bridge and the high-voltage bus capacitance, undergoes high di/dt during switching events. By minimizing the inductance of this loop, ringing and electromagnetic interference (EMI) can be reduced, as well as reducing voltage stress on the devices.
Place the power devices as close as possible to minimize the power-loop inductance. The decoupling capacitors are positioned in line with the two devices. They can be placed close to either device. In Layout Examples, the decoupling capacitors are placed on the same layer as the devices. The return path (PGND in this case) is located on second layer in close proximity to the top layer. By using inner layer and not bottom layer, the vertical dimension of the loop is reduced, thus minimizing inductance. A large number of vias near both the device terminal and bus capacitance carries the high-frequency switching current to inner layer while minimizing impedance.
The power loop inductance can be estimated based on the ringing frequency fring of the drain-source voltage switching waveform based on the following equation:
where Cring is equal to COSS at the bus voltage (refer to Figure 5-8 for the typical value) plus the drain-source parasitic capacitance from the board and load inductor or transformer.
As the parasitic capacitance of load components is hard to characterize, it is recommended to capture the VDS switching waveform without load components to estimate the power loop inductance. Typically, the power loop inductance of the Layout Example is around 2.5nH.