JAJSFY7G February 2012 – August 2018 LMK00304
PRODUCTION DATA.
The input clock can be selected from CLKin0/CLKin0*, CLKin1/CLKin1*, or OSCin. Clock input selection is controlled using the CLKin_SEL[1:0] inputs as shown in Table 2. Refer to Driving the Clock Inputsfor clock input requirements. When CLKin0 or CLKin1 is selected, the crystal circuit is powered down. When OSCin is selected, the crystal oscillator circuit will start-up and its clock will be distributed to all outputs. Refer to Crystal Interface for more information. Alternatively, OSCin may be driven by a single-ended clock (up to 250 MHz) instead of a crystal.
CLKin_SEL1 | CLKin_SEL0 | SELECTED INPUT |
---|---|---|
0 | 0 | CLKin0, CLKin0* |
0 | 1 | CLKin1, CLKin1* |
1 | X | OSCin |
Table 3 shows the output logic state vs. input state when either CLKin0/CLKin0* or CLKin1/CLKin1* is selected. When OSCin is selected, the output state will be an inverted copy of the OSCin input state.
STATE of
SELECTED CLKin |
STATE of
ENABLED OUTPUTS |
---|---|
CLKinX and CLKinX*
inputs floating |
Logic low |
CLKinX and CLKinX*
inputs shorted together |
Logic low |
CLKin logic low | Logic low |
CLKin logic high | Logic high |