JAJSFA4E August 2015 – September 2024 LMK03328
PRODUCTION DATA
PARAMETER (1) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
fCLK | Input Frequency Range | 1 | 300 | MHz | ||
VIH(3) | LVCMOS input high voltage | PRI_REF | 1.4 | VDD_IN | V | |
VIH(3) | LVCMOS input high voltage | SEC_REF | 1.4 | 2.6 | V | |
VIL(3) | LVCMOS input low voltage | 0 | 0.5 | V | ||
VID,DIFF,PP | Input Voltage Swing, Differential peak-peak | Differential input (where VCLK – VnCLK = |VID| × 2) | 0.2 | 2 | V | |
VICM | Input Common Mode Voltage | Differential input | 0.1 | 2 | V | |
dV/dt(2) | Input Edge Slew Rate (20% to 80%) | Differential input, peak-peak | 0.5 | V/ns | ||
Single-ended input, non-driven input tied to GND | 0.5 | |||||
IDC(2) | Input Clock Duty Cycle | 40% | 60% | |||
IIN | Input Leakage Current | –100 | 100 | µA | ||
CIN | Input Capacitance | Single-ended, each pin | 2 | pF |