JAJSF03K September 2011 – December 2023 LMK03806
PRODUCTION DATA
CLKoutX_Y_DIV sets the divide value for the clock group. The divide may be even or odd. Both even and odd divides output a 50% duty cycle clock.
Using a divide value of 26 or greater will cause the clock group to operate in extended mode.
Programming CLKoutX_Y_DIV can require special attention.
R0-R5[15:5] | DIVIDE VALUE | POWER MODE |
---|---|---|
0 (0x00) | Reserved | Normal Mode |
1 (0x01) | 1 | |
2 (0x02) | 2 (1) | |
3 (0x03) | 3 | |
4 (0x04) | 4 (1) | |
5 (0x05) | 5 (1) | |
6 (0x06) | 6 | |
... | ... | |
24 (0x18) | 24 | |
25 (0x19) | 25 | |
26 (0x1A) | 26 | Extended Mode |
27 (0x1B) | 27 | |
... | ... | |
1044 (0x414) | 1044 | |
1045 (0x415) | 1045 |