JAJSF03K September 2011 – December 2023 LMK03806
PRODUCTION DATA
The feedback path into the PLL phase detector includes the PLL N divider.
Each time register 30 is updated through the MICROWIRE interface, a frequency calibration routine runs to lock the VCO to the target frequency. During this calibration PLL_N is substituted with PLL_N_CAL.
Table 10-38 lists the valid values for PLL_N.
R30[22:5] | DIVIDE |
---|---|
0 (0x00) | Not Valid |
1 (0x01) | 1 |
2 (0x02) | 2 |
... | |
262,143 (0x3FFFF) | 262,143 |