JAJSF03K September 2011 – December 2023 LMK03806
PRODUCTION DATA
During the frequency calibration routine, the PLL uses the divide value of the PLL_N_CAL register instead of the divide value of the PLL_N register to lock the VCO to the target frequency.
R29[22:5] | DIVIDE |
---|---|
0 (0x00) | Not Valid |
1 (0x01) | 1 |
2 (0x02) | 2 |
... | ... |
262,143 (0x3FFFF) | 262,143 |