JAJSF03K September 2011 – December 2023 LMK03806
PRODUCTION DATA
The following jitter and phase noise data was captured from an LMK03806 evaluation board. Fvco was set to 2500 MHz and Fpd was set to 20 MHz. In order to obtain a loop bandwidth of 62 kHz and a phase margin of 76°, the loop filter values used were C1 = 220 pF, C2 = 18 nF, R2 = 820 Ω, C3 = 10 pF, R3 = 200 Ω, C4 = 10 pF, and R4 = 200 Ω. The charge pump current was set to 3.2 mA.
The following PCIe 3.0 phase jitter results were obtained using the Intel Clock Jitter Tool using waveform data captured with an Agilent DSA90804A. The RMS jitter result of 0.107 ps easily meets the PCIe 3.0 jitter requirement of 1ps with significant margin.