JAJSF03K September 2011 – December 2023 LMK03806
PRODUCTION DATA
The reference and feedback of the PLL must be within the window of acceptable phase error for PLL_DLD_CNT cycles before PLL digital lock detect is asserted.
R26[19:6] | DIVIDE |
---|---|
0 (0x00) | Reserved |
1 (0x01) | 1 |
2 (0x02) | 2 |
3 (0x03) | 3 |
... | ... |
16,382 (0x3FFE) | 16,382 |
16,383 (0x3FFF) | 16,383 |