JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The OSCIN_CTRL Register provides control of the OSCIN signal path. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:6] | RSRVD | - | - | Reserved. |
[5] | OSCIN_PD_LDO | RW | 0 | OSCIN LDO Power Down.
OSCIN_PD_LDO– LDO State 0– LDO On 1– LDO Off |
[4] | OSCIN_SE_MODE | RW | 1 | OSCin Signal Mode.
OSCIN_SE_MODE– Signal Mode Selection 0– Differential 1– Single-ended |
[3] | OSCIN_BUF_TO_OSCOUT_EN | RW | 1 | OSCin to OSCout Buffer Enable. |
[2] | OSCIN_OSCINSTAGE_EN | RW | 1 | OSCin Clock Input Stage Enable. |
[1] | OSCIN_BUF_REF_EN | RW | 0 | OSCin to PLL1 and PLL2 Ref Clock Buffer Enable. |
[0] | OSCIN_BUF_LOS_EN | RW | 0 | OSCin to LOS Clock Buffer Enable. |