JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The PLL2REFCLKDIV Register controls the PLL2 Reference Clock Divider value. Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:5] | RSRVD | - | - | Reserved. |
[4:0] | PLL2_REF_DIGCLK_DIV[4:0] | RW | 0x0 | PLL2 Ref Clock Divider for Digital Clock. Defines the divider ratio for the PLL2 Reference Clock that can be used as the digital system clock.
PLL2_REF_DIGCLK_DIV - Divider Value b00000 - 32 b00001 - 16 b00010 - 8 b00100 - 4 b01000 - 2 b10000 - 1 |