JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The CLKIN0CTRL Register provides control of the CLK0 input path. Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | RSRVD | - | - | Reserved. |
[6] | CLKIN0_PLL1_INV | RW | 1 | Inverts CLKIN0_PLL1_RDIV.
0=Non-Inverted 1=Inverted |
[5] | CLKIN0_LOS_FRQ_DBL_EN | RW | 0 | CLKIN0 Loss of Source Frequency Doubler Enable. |
[4] | CLKIN0_EN | RW | 0 | CLKIN0 Input Stage Enable (not clk buffer). |
[3] | CLKIN0_SE_MODE | RW | 1 | CLKIN0 Signal Mode.
CLKIN0_SE_MODE - Signal Mode Selection 0 - Differential 1 - Single-ended |
[2:0] | CLKIN0_PRIO[2:0] | RW | 0x1 | CLKIN0 Priority.
CLKIN0_PRIO - Clock Priority 0 - Clock Disabled 1 - Priority 1 - Highest 2 - Priority 2 3 - Priority 3 4 - Priority 4 - Lowest |