JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The CLKIN2CTRL Register provides control of the CLK2 input path. Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | RSRVD | - | - | Reserved. |
[6] | CLKIN2_PLL1_INV | RW | 0 | Inverts CLKIN2_PLL1_RDIV.
0=Non-Inverted 1=Inverted |
[5] | CLKIN2_LOS_FRQ_DBL_EN | RW | 0 | CLKIN2 Loss of Source Frequency Doubler Enable. |
[4] | CLKIN2_EN | RW | 0 | CLKIN2 Input Stage Enable. (not clk buffer). |
[3] | CLKIN2_SE_MODE | RW | 1 | CLKIN2 Signal Mode.
CLKIN2_SE_MODE - Signal Mode Selection 0 - Differential 1 - Single-ended |
[2:0] | CLKIN2_PRIO[2:0] | RW | 0x3 | CLKIN2 Priority.
CLKIN2_PRIO - Clock Priority 0 - Clock Disabled 1 - Priority 1 - Highest 2 - Priority 2 3 - Priority 3 4 - Priority 4 - Lowest |