JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH67CNTRL1 Register controls Output CH6_7 Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:2] | OUTCH7_DRIV_MODE[5:0] | RW | 0x18 | OUTCH7 Clock Driver Mode Setting. |
[1] | DIV_DCC_EN_CH6_7 | RW | 0 | Output CH6_7 Divider Duty Cycle Correction Enable |
[0] | OUTCH67_DIV_CLKEN | RW | 1 | OUTCH67 Channel Divider Clock Enable. Enables output channel PLL Clock Buffer. |