JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH1415CNTRL1 Register controls Output CH14_15 Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:2] | OUTCH15_DRIV_MODE[5:0] | RW | 0x18 | OUTCH15 Clock Driver Mode Setting. |
[1] | DIV_DCC_EN_CH14_15 | RW | 0 | Output CH14_15 Divider Duty Cycle Correction Enable |
[0] | OUTCH1415_DIV_CLKEN | RW | 1 | OUTCH1415 Channel Divider Clock Enable. Enables output channel PLL Clock Buffer. |