JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH_DIV_INV Register controls inversion of the dividier output clock. Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | OUTCH1415_DIV_INV | RW | 0 | OUTCH1415 Divider Output Invert. When OUTCH1415_DIV_INV is 1 the divider output for channels 14 and 15 is inverted. |
[6] | OUTCH1213_DIV_INV | RW | 0 | OUTCH1213 Divider Output Invert. When OUTCH1213_DIV_INV is 1 the divider output for channels 12 and 13 is inverted. |
[5] | OUTCH1011_DIV_INV | RW | 0 | OUTCH1011 Divider Output Invert. When OUTCH1011_DIV_INV is 1 the divider output for channels 10 and 11 is inverted. |
[4] | OUTCH89_DIV_INV | RW | 0 | OUTCH89 Divider Output Invert. When OUTCH89_DIV_INV is 1 the divider output for channels 8 and 9 is inverted. |
[3] | OUTCH67_DIV_INV | RW | 0 | OUTCH67 Divider Output Invert. When OUTCH67_DIV_INV is 1 the divider output for channels 6 and 7 is inverted. |
[2] | OUTCH45_DIV_INV | RW | 0 | OUTCH45 Divider Output Invert. When OUTCH45_DIV_INV is 1 the divider output for channels 4 and 5 is inverted. |
[1] | OUTCH23_DIV_INV | RW | 0 | OUTCH23 Divider Output Invert. When OUTCH23_DIV_INV is 1 the divider output for channels 2 and 3 is inverted. |
[0] | OUTCH01_DIV_INV | RW | 0 | OUTCH01 Divider Output Invert. When OUTCH01_DIV_INV is 1 the divider output for channels 0 and 1 is inverted. |