JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The PLL1CTRL1 Register provides control over PLL1 related features. Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | PLL1_LCKDET_BY_32 | RW | 0 | PLL1 Lock Detect counter multiply with 32. |
[6] | PLL1_FAST_LOCK | RW | 1 | PLL1 Fast Lock Enable. |
[5] | PLL1_LCKDET_LOS_MASK | RW | 0 | PLL1 Lock Detect LOS Mask. When PLL1_LCKDET_LOS_MASK is 1 then Loss of Source has no effect on the PLL1 Lock Detect circuit. |
[4] | PLL1_FBCLK_INV | RW | 1 | PLL1 Feedback Clock Inversion. When PLL1_FBCLK_INV is 1 then the Feedback Clock divider output is inverted. |
[3] | RSRVD | - | - | Reserved. |
[2] | PLL1_BYP_LOS | RW | 0 | PLL1 Bypass Loss of Source indication. When PLL1_BYP_LOS is 1 the PLL1 controller ignores the LOS indicator. |
[1] | PLL1_PFD_UP_HOLDOVER | RW | 0 | PLL1 PFD UP-Input value during Holdover. |
[0] | PLL1_PFD_DOWN_HOLDOVER | RW | 0 | PLL1 PFD DN-Input value during Holdover. |