JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The IOTEST_SCS Register provides control of the SCS driver and test features. Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:6] | RSRVD | - | - | Reserved. |
[5] | SPI_SCS_ENB_INSTAGE | RW | 0 | SPI SCS Input Stage Enable BAR. When SPI_SCS_INPUT_ENB is 0 the SCS Input stage is enabled. Whenever SPI_SCS_INPUT_ENB is set to 1 the SPI interface is rendered inoperable and can only be recovered by a hardware reset. |
[4] | SPI_SCS_EN_ML_INSTAGE | RW | 0 | SPI SCS Input Stage Enable Multi-level. When SPI_SCS_INPUT_ENML is 1 the input stage is configured for multi-level mode. |
[3:2] | RSRVD | - | - | Reserved. |
[1] | SPI_SCS_INPUT_Y12 | R | 0 | SPI SCS Input Y12 Value. Indicates the logic level present on the SCS Y12 pin. This feature is currently not supported. |
[0] | SPI_SCS_INPUT_M12 | R | 0 | SPI SCS Input M12 Value. Indicates the logic level present on the SCS M12 pin. This feature is currently not supported. |