[7:5] |
STATUS1_MUX_SEL[2:0] |
RW |
0x4 |
STAT1 Output Mux Select. When selecting PLL1 or 2 REF/FB clock, also set corresponding PLLx_TSTMODE_REF_FB_EN bit.
STATUS1_MUX_SEL - STATUS1 Output
000 - PLL1 REF CLK
001 - PLL2 REF CLK
010 - PLL1 FB (SYS) CLK
011 - PLL2 FB (SYS) CLK
1XX - Signal selected by STATUS1_INT_MUX (digital) |
[4] |
STATUS1_OUTPUT_MUTE |
RW |
0 |
STATUS1 Output Mute. When STATUS1_OUTPUT_MUTE is 1 the STATUS1 output driver is forced to 0 if it is enabled. |
[3] |
STATUS1_OUTPUT_INV |
RW |
0 |
STATUS1 Output Invert. When STATUS1_OUTPUT_INV is 1 the STATUS1 output is inverted. |
[2] |
STATUS1_OUTPUT_WEAK_DRIVE |
RW |
0 |
STATUS1 Output weak drive. When STATUS1_OUTPUT_WEAK_DRIVE is 1 the STATUS1 output is configured with a lower slew rate. |
[1] |
STATUS1_EN_PULLUP |
RW |
0 |
STATUS1 Pull Up Enable. When STATUS1_PULLUP_EN is 1 a pullup resistor is activated. |
[0] |
STATUS1_EN_PULLDOWN |
RW |
0 |
STATUS1 Pull Down Enable. When STATUS1_PULLDWN_EN is 1 a pulldown resistor is activated. |