JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The PLL2_DUAL_LOOP Register supports Dual Loop Feature Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | RSRVD | R | 0 | Reserved. |
[6:5] | PLL2_DUAL_LOOP_EN | RW | 0 | Dual Loop enable
0x0: Non-Dual Loop mode 0x1: Reserved 0x2: Reserved 0x3: Dual Loop mode |
[4:0] | RSRVD | RW | 0 | Reserved. |