JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH1213CNTRL2 Register controls Output CH12_13 Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | SYSREF_BYP_DYNDIGDLY_GATING_CH12_13 | RW | 0 | Bypass CH12_13 Dynamic Digital Delay Gating |
[6] | SYSREF_BYP_ANALOGDLY_GATING_CH12_13 | RW | 0 | Bypass CH12_13 Analog Delay Gating |
[5] | SYNC_EN_CH12_13 | RW | 0 | Output CH12_13 SYNC Enable |
[4] | HS_EN_CH12_13 | RW | 0 | Output CH12_13 Enable Half-cycle delay |
[3:2] | DRIV_13_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH13. |
[1:0] | DRIV_12_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH12. |