JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH2_JESD_CTRL1 Register controls Output CH2 Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:3] | RSRVD | - | - | Reserved. |
[2:0] | DYN_DDLY_CH2[2:0] | RW | 0x0 | Sets number of Dynamic Digital Delay steps for Output X. The Output delays 0 to 5 Clock Distribution Path periods compared to other channels. |