JAJSO88 October 2023 LMK04714-Q1
PRODUCTION DATA
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | CLKoutX_Y_PD | 1 | Power down the clock group defined by X and Y. 0: Enabled 1: Power down entire clock group including both CLKoutX and CLKoutY. | |
6 | CLKoutX_Y_ODL | 0 | Sets output drive level for clocks. This has no impact for the even clock output in bypass mode. 0: Normal operation 1: Higher current consumption and lower noise floor. | |
5 | CLKoutX_Y_IDL | 0 | Sets input drive level for clocks. 0: Normal operation 1: Higher current consumption and lower noise floor. | |
4 | DCLKX_Y_DDLY_PD | 0 | Powerdown the device clock digital delay circuitry. 0: Enabled 1: Power down static digital delay for device clock divider. | |
3:2 | DCLKX_Y_DDLY[9:8] | 0 | MSB of static digital delay, see DCLKX_Y_DDLY. | |
1:0 | DCLKX_Y_DIV[9:8] | 0 | MSB of device clock divide value, see Table 8-22. |