SNAS489K March 2011 – December 2014 LMK04803 , LMK04805 , LMK04806 , LMK04808
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
VCC | Supply Voltage (3) | –0.3 | 3.6 | V |
VIN | Input Voltage | –0.3 | (VCC + 0.3) | V |
TL | Lead Temperature (solder 4 seconds) | +260 | °C | |
TJ | Junction Temperature | 150 | °C | |
IIN | Differential Input Current (CLKinX/X*, OSCin/OSCin*, FBCLKin/FBCLKin*, Fin/Fin*) |
± 5 | mA | |
MSL | Moisture Sensitivity Level | 3 | ||
Tstg | Storage temperature range | -65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
Machine model (MM) | ±150 | |||
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±750 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
TJ | Junction Temperature | 125 | °C | |||
TA | Ambient Temperature | VCC = 3.3 V | -40 | 25 | 85 | °C |
VCC | Supply Voltage | 3.15 | 3.3 | 3.45 | V |
THERMAL METRIC(1) | LMK0480x | UNIT | |
---|---|---|---|
NKD | |||
64 PINS | |||
RθJA | Junction-to-ambient thermal resistance on 4-layer JEDEC PCB(2)(8) | 25.2 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance(3)(9) | 6.9 | |
RθJB | Junction-to-board thermal resistance(4) | 4.0 | |
ψJT | Junction-to-top characterization parameter(5) | 0.1 | |
ψJB | Junction-to-board characterization parameter(6) | 4.0 | |
RθJC(bot) | Junction-to-case (bottom) thermal resistance(7) | 0.8 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
CURRENT CONSUMPTION | ||||||
ICC_PD | Power down supply current | No DC path to ground on OSCout1/1*(1) | 1 | 3 | mA | |
ICC_CLKS | Supply current with all clocks enabled(3) | All clock delays disabled, CLKoutX_Y_DIV = 1045, CLKoutX_TYPE = 1 (LVDS), PLL1 and PLL2 locked. |
505 | 590 | mA | |
CLKin0/0* and CLKin1/1* INPUT CLOCK SPECIFICATIONS | ||||||
fCLKin | Clock input frequency(4) | 0.001 | 500 | MHz | ||
SLEWCLKin(5) | Clock input slew rate(18) | 20% to 80% | 0.15 | 0.5 | V/ns | |
VIDCLKin | Clock input Differential input voltage (see (2) and Figure 4) |
AC coupled CLKinX_BUF_TYPE = 0 (Bipolar) |
0.25 | 1.55 | |V| | |
VSSCLKin | 0.5 | 3.1 | Vpp | |||
VIDCLKin | AC coupled CLKinX_BUF_TYPE = 1 (MOS) |
0.25 | 1.55 | |V| | ||
VSSCLKin | 0.5 | 3.1 | Vpp | |||
VCLKin | Clock input Single-ended input voltage(18) |
AC coupled to CLKinX; CLKinX* AC coupled to Ground CLKinX_BUF_TYPE = 0 (Bipolar) |
0.25 | 2.4 | Vpp | |
AC coupled to CLKinX; CLKinX* AC coupled to Ground CLKinX_BUF_TYPE = 1 (MOS) |
0.25 | 2.4 | Vpp | |||
VCLKin0-offset | DC offset voltage between CLKin0/CLKin0* CLKin0* - CLKin0 |
Each pin AC coupled CLKin0_BUF_TYPE = 0 (Bipolar) |
20 | mV | ||
VCLKin1-offset | DC offset voltage between CLKin1/CLKin1* CLKin1* - CLKin1 |
0 | mV | |||
VCLKinX-offset | DC offset voltage between CLKinX/CLKinX* CLKinX* - CLKinX |
Each pin AC coupled CLKinX_BUF_TYPE = 1 (MOS) |
55 | mV | ||
VCLKin- VIH | High input voltage | DC coupled to CLKinX; CLKinX* AC coupled to Ground CLKinX_BUF_TYPE = 1 (MOS) |
2.0 | VCC | V | |
VCLKin- VIL | Low input voltage | 0.0 | 0.4 | V | ||
FBCLKin/FBCLKin* and Fin/Fin* INPUT SPECIFICATIONS | ||||||
fFBCLKin | Clock input frequency(18) | AC coupled (CLKinX_BUF_TYPE = 0) MODE = 2 or 8; FEEDBACK_MUX = 6 |
0.001 | 1000 | MHz | |
fFin | Clock input frequency(18) | AC coupled (CLKinX_BUF_TYPE = 0) MODE = 3 or 11 |
0.001 | 3100 | MHz | |
VFBCLKin/Fin | Single Ended Clock input voltage(18) |
AC coupled; (CLKinX_BUF_TYPE = 0) |
0.25 | 2.0 | Vpp | |
SLEWFBCLKin/Fin | Slew rate on CLKin(18) | AC coupled; 20% to 80%; (CLKinX_BUF_TYPE = 0) |
0.15 | 0.5 | V/ns | |
PLL1 SPECIFICATIONS | ||||||
fPD1 | PLL1 phase detector frequency | 40 | MHz | |||
ICPout1SOURCE | PLL1 charge Pump source current(6) |
VCPout1 = VCC/2, PLL1_CP_GAIN = 0 | 100 | µA | ||
VCPout1 = VCC/2, PLL1_CP_GAIN = 1 | 200 | |||||
VCPout1 = VCC/2, PLL1_CP_GAIN = 2 | 400 | |||||
VCPout1 = VCC/2, PLL1_CP_GAIN = 3 | 1600 | |||||
ICPout1SINK | PLL1 charge Pump sink current(6) |
VCPout1=VCC/2, PLL1_CP_GAIN = 0 | -100 | µA | ||
VCPout1=VCC/2, PLL1_CP_GAIN = 1 | -200 | |||||
VCPout1=VCC/2, PLL1_CP_GAIN = 2 | -400 | |||||
VCPout1=VCC/2, PLL1_CP_GAIN = 3 | -1600 | |||||
ICPout1%MIS | Charge pump Sink/source mismatch |
VCPout1 = VCC/2, T = 25 °C | 3% | 10% | ||
ICPout1VTUNE | Magnitude of charge pump current variation vs. charge pump voltage | 0.5 V < VCPout1 < VCC - 0.5 V TA = 25 °C |
4% | |||
ICPout1%TEMP | Charge pump current vs. temperature variation |
4% | ||||
ICPout1 TRI | Charge Pump TRI-STATE leakage current | 0.5 V < VCPout < VCC - 0.5 V | 5 | nA | ||
PN10kHz | PLL 1/f noise at 10 kHz offset.(10) Normalized to 1 GHz Output Frequency | PLL1_CP_GAIN = 400 µA | -117 | dBc/Hz | ||
PLL1_CP_GAIN = 1600 µA | -118 | |||||
PN1Hz | Normalized phase noise contribution(11) | PLL1_CP_GAIN = 400 µA | -221.5 | dBc/Hz | ||
PLL1_CP_GAIN = 1600 µA | -223 | |||||
PLL2 REFERENCE INPUT (OSCin) SPECIFICATIONS | ||||||
fOSCin | PLL2 reference input(7) | 500 | MHz | |||
SLEWOSCin | PLL2 reference clock minimum slew rate on OSCin(18) | 20% to 80% | 0.15 | 0.5 | V/ns | |
VOSCin | Input voltage for OSCin or OSCin*(18) | AC coupled; Single-ended (Unused pin AC coupled to GND) | 0.2 | 2.4 | Vpp | |
VIDOSCin | Differential voltage swing (see Figure 4) | AC coupled | 0.2 | 1.55 | |V| | |
VSSOSCin | 0.4 | 3.1 | Vpp | |||
VOSCin-offset | DC offset voltage between OSCin/OSCin* OSCinX* - OSCinX |
Each pin AC coupled | 20 | mV | ||
fdoubler_max | Doubler input frequency(18) | EN_PLL2_REF_2X = 1;(8)
OSCin Duty Cycle 40% to 60% |
155 | MHz | ||
CRYSTAL OSCILLATOR MODE SPECIFICATIONS | ||||||
fXTAL | Crystal frequency range(18) | RESR < 40 Ω | 6 | 20.5 | MHz | |
PXTAL | Crystal power dissipation(9) | Vectron VXB1 crystal, 20.48 MHz, RESR < 40 Ω XTAL_LVL = 0 |
100 | µW | ||
CIN | Input capacitance of LMK0480x OSCin port |
-40 to +85 °C | 6 | pF | ||
PLL2 PHASE DETECTOR and CHARGE PUMP SPECIFICATIONS | ||||||
fPD2 | Phase detector frequency | 155 | MHz | |||
ICPoutSOURCE | PLL2 charge pump source current(6) | VCPout2=VCC/2, PLL2_CP_GAIN = 0 | 100 | µA | ||
VCPout2=VCC/2, PLL2_CP_GAIN = 1 | 400 | |||||
VCPout2=VCC/2, PLL2_CP_GAIN = 2 | 1600 | |||||
VCPout2=VCC/2, PLL2_CP_GAIN = 3 | 3200 | |||||
ICPoutSINK | PLL2 charge pump sink current(6) | VCPout2=VCC/2, PLL2_CP_GAIN = 0 | -100 | µA | ||
VCPout2=VCC/2, PLL2_CP_GAIN = 1 | -400 | |||||
VCPout2=VCC/2, PLL2_CP_GAIN = 2 | -1600 | |||||
VCPout2=VCC/2, PLL2_CP_GAIN = 3 | -3200 | |||||
ICPout2%MIS | Charge pump sink/source mismatch | VCPout2=VCC/2, TA = 25 °C | 3% | 10% | ||
ICPout2VTUNE | Magnitude of charge pump current vs. charge pump voltage variation | 0.5 V < VCPout2 < VCC - 0.5 V TA = 25 °C |
4% | |||
ICPout2%TEMP | Charge pump current vs. Temperature variation |
4% | ||||
ICPout2TRI | Charge pump leakage | 0.5 V < VCPout2 < VCC - 0.5 V | 10 | nA | ||
PN10kHz | PLL 1/f Noise at 10 kHz offset(10)
Normalized to 1 GHz output frequency |
PLL2_CP_GAIN = 400 µA | -118 | dBc/Hz | ||
PLL2_CP_GAIN = 3200 µA | -121 | |||||
PN1Hz | Normalized Phase Noise Contribution(11) | PLL2_CP_GAIN = 400 µA | -222.5 | dBc/Hz | ||
PLL2_CP_GAIN = 3200 µA | -227 | |||||
INTERNAL VCO SPECIFICATIONS | ||||||
fVCO | VCO tuning range | LMK04803 | 1840 | 2030 | MHz | |
LMK04805 | 2148 | 2370 | ||||
LMK04806 | 2370 | 2600 | ||||
LMK04808 | 2750 | 3072 | ||||
KVCO | Fine tuning sensitivity (The range displayed in the typical column indicates the lower sensitivity is typical at the lower end of the tuning range, and the higher tuning sensitivity is typical at the higher end of the tuning range). |
LMK04808 | 20 to 36 | MHz/V | ||
|ΔTCL| | Allowable Temperature Drift for Continuous Lock(12)(18) | After programming R30 for lock, no changes to output configuration are permitted to ensure continuous lock | 125 | °C | ||
CLKout CLOSED LOOP JITTER SPECIFICATIONS USING a COMMERCIAL QUALITY VCXO(15) | ||||||
L(f)CLKout | LMK04808 fCLKout = 245.76 MHz SSB Phase noise Measured at clock outputs Value is average for all output types(13) |
Offset = 1 kHz | -122.5 | dBc/Hz | ||
Offset = 10 kHz | -132.9 | |||||
Offset = 100 kHz | -135.2 | |||||
Offset = 800 kHz | -143.9 | |||||
Offset = 10 MHz; LVDS | -156.0 | |||||
Offset = 10 MHz; LVPECL 1600 mVpp | -157.5 | |||||
Offset = 10 MHz; LVCMOS | -157.1 | |||||
JCLKout
LVDS/LVPECL/LVCMOS |
LMK04803(13)
fCLKout = 245.76 MHz Integrated RMS jitter |
BW = 12 kHz to 20 MHz | 112 | fs rms | ||
BW = 100 Hz to 20 MHz | 121 | |||||
LMK04805(13)
fCLKout = 245.76 MHz Integrated RMS jitter |
BW = 12 kHz to 20 MHz | 113 | ||||
BW = 100 Hz to 20 MHz | 122 | |||||
LMK04806(13)
fCLKout = 245.76 MHz Integrated RMS jitter |
BW = 12 kHz to 20 MHz | 115 | ||||
BW = 100 Hz to 20 MHz | 123 | |||||
LMK04808(13)
fCLKout = 245.76 MHz Integrated RMS jitter |
BW = 12 kHz to 20 MHz | 111 | ||||
BW = 100 Hz to 20 MHz | 123 | |||||
CLKout CLOSED LOOP JITTER SPECIFICATIONS USING THE INTEGRATED LOW NOISE CRYSTAL OSCILLATOR CIRCUIT (16) | ||||||
LMK04808 fCLKout = 245.76 MHz Integrated RMS jitter |
BW = 12 kHz to 20 MHz XTAL_LVL = 3 |
192 | fs rms | |||
BW = 100 Hz to 20 MHz XTAL_LVL = 3 |
450 | |||||
DEFAULT POWER ON RESET CLOCK OUTPUT FREQUENCY | ||||||
fCLKout-startup | Default output clock frequency at device power on(17) | CLKout8, LVDS, LMK04803 | 69 | 77 | 87 | MHz |
CLKout8, LVDS, LMK04805 | 80 | 90 | 99 | |||
CLKout8, LVDS, LMK04806 | 90 | 98 | 110 | |||
CLKout8, LVDS, LMK04808 | 90 | 110 | 130 | |||
CLOCK SKEW and DELAY | ||||||
|TSKEW| | Maximum CLKoutX to CLKoutY(18)(14) | LVDS-to-LVDS, T = 25 °C, FCLK = 800 MHz, RL= 100 Ω AC coupled |
30 | ps | ||
LVPECL-to-LVPECL, T = 25 °C, FCLK = 800 MHz, RL= 100 Ω emitter resistors = 240 Ω to GND AC coupled |
30 | |||||
Maximum skew between any two LVCMOS outputs, same CLKout or different CLKout(18)(14) | RL = 50 Ω, CL = 5 pF, T = 25 °C, FCLK = 100 MHz. |
100 | ||||
MixedTSKEW | LVDS or LVPECL to LVCMOS | Same device, T = 25 °C, 250 MHz |
750 | ps | ||
td0-DELAY | CLKin to CLKoutX delay(14) | MODE = 2 PLL1_R_DLY = 0; PLL1_N_DLY = 0 |
1850 | ps | ||
MODE = 2 PLL1_R_DLY = 0; PLL1_N_DLY = 0; VCO Frequency = 2949.12 MHz Analog delay select = 0; Feedback clock digital delay = 11; Feedback clock half step = 1; Output clock digital delay = 5; Output clock half step = 0; |
0 | |||||
LVDS CLOCK OUTPUTS (CLKoutX), CLKoutX_TYPE = 1 | ||||||
fCLKout | Maximum frequency(18)(19) | RL = 100 Ω | 1536 | MHz | ||
VOD | Differential output voltage (see Figure 5) | T = 25 °C, DC measurement AC coupled to receiver input R = 100-Ω differential termination |
250 | 400 | 450 | |mV| |
VSS | 500 | 800 | 900 | mVpp | ||
ΔVOD | Change in magnitude of VOD for complementary output states | -50 | 50 | mV | ||
VOS | Output offset voltage | 1.125 | 1.25 | 1.375 | V | |
ΔVOS | Change in VOS for complementary output states | 35 | |mV| | |||
TR / TF | Output rise time | 20% to 80%, RL = 100 Ω | 200 | ps | ||
Output fall time | 80% to 20%, RL = 100 Ω | |||||
ISA
ISB |
Output short circuit current single ended |
Single-ended output shorted to GND T = 25 °C |
-24 | 24 | mA | |
ISAB | Output short circuit current - differential | Complimentary outputs tied together | -12 | 12 | mA | |
LVPECL CLOCK OUTPUTS (CLKoutX) | ||||||
fCLKout | Maximum frequency(18)(19) | 1536 | MHz | |||
TR / TF | 20% to 80% output rise | RL = 100 Ω, emitter resistors = 240 Ω to GND CLKoutX_TYPE = 4 or 5 (1600 or 2000 mVpp) |
150 | ps | ||
80% to 20% output fall time | ||||||
700 mVpp LVPECL CLOCK OUTPUTS (CLKoutX), CLKoutX_TYPE = 2 | ||||||
VOH | Output high voltage | T = 25 °C, DC measurement Termination = 50 Ω to VCC - 1.4 V |
VCC - 1.03 | V | ||
VOL | Output low voltage | VCC - 1.41 | V | |||
VOD | Output voltage (see Figure 5) | 305 | 380 | 440 | |mV| | |
VSS | 610 | 760 | 880 | mVpp | ||
1200 mVpp LVPECL CLOCK OUTPUTS (CLKoutX), CLKoutX_TYPE = 3 | ||||||
VOH | Output high voltage | T = 25 °C, DC measurement Termination = 50 Ω to VCC - 1.7 V |
VCC - 1.07 | V | ||
VOL | Output low voltage | VCC - 1.69 | V | |||
VOD | Output voltage (see Figure 5) | 545 | 625 | 705 | |mV| | |
VSS | 1090 | 1250 | 1410 | mVpp | ||
1600 mVpp LVPECL CLOCK OUTPUTS (CLKoutX), CLKoutX_TYPE = 4 | ||||||
VOH | Output high voltage | T = 25 °C, DC Measurement Termination = 50 Ω to VCC - 2.0 V |
VCC - 1.10 | V | ||
VOL | Output low voltage | VCC - 1.97 | V | |||
VOD | Output voltage (see Figure 5) | 660 | 870 | 965 | |mV| | |
VSS | 1320 | 1740 | 1930 | mVpp | ||
2000 mVpp LVPECL (2VPECL) CLOCK OUTPUTS (CLKoutX), CLKoutX_TYPE = 5 | ||||||
VOH | Output high voltage | T = 25 °C, DC Measurement Termination = 50 Ω to VCC - 2.3 V |
VCC - 1.13 | V | ||
VOL | Output low voltage | VCC - 2.20 | V | |||
VOD | Output voltage Figure 5 | 800 | 1070 | 1200 | |mV| | |
VSS | 1600 | 2140 | 2400 | mVpp | ||
LVCMOS CLOCK OUTPUTS (CLKoutX) | ||||||
fCLKout | Maximum frequency(18)(19) | 5 pF Load | 250 | MHz | ||
VOH | Output high voltage | 1 mA Load | VCC - 0.1 | V | ||
VOL | Output low voltage | 1 mA Load | 0.1 | V | ||
IOH | Output high current (source) | VCC = 3.3 V, VO = 1.65 V | 28 | mA | ||
IOL | Output low current (sink) | VCC = 3.3 V, VO = 1.65 V | 28 | mA | ||
DUTYCLK | Output duty cycle(18) | VCC/2 to VCC/2, FCLK = 100 MHz T = 25 °C |
45% | 50% | 55% | |
TR | Output rise time | 20% to 80%, RL = 50 Ω, CL = 5 pF |
400 | ps | ||
TF | Output fall time | 80% to 20%, RL = 50 Ω, CL = 5 pF |
400 | ps | ||
DIGITAL OUTPUTS (Status_CLKinX, Status_LD, Status_Holdover, SYNC) | ||||||
VOH | High-Level output voltage | IOH = -500 µA | VCC - 0.4 | V | ||
VOL | Low-Level output voltage | IOL = 500 µA | 0.4 | V | ||
DIGITAL INPUTS (Status_CLKinX, SYNC) | ||||||
VIH | High-Level input voltage | 1.6 | VCC | V | ||
VIL | Low-Level input voltage | 0.4 | V | |||
IIH | High-Level input current VIH = VCC |
Status_CLKinX_TYPE = 0 (High Impedance) |
-5 | 5 | µA | |
Status_CLKinX_TYPE = 1 (Pull-up) |
-5 | 5 | ||||
Status_CLKinX_TYPE = 2 (Pull-down) |
10 | 80 | ||||
IIL | Low-Level input current VIL = 0 V |
Status_CLKinX_TYPE = 0 (High Impedance) |
-5 | 5 | µA | |
Status_CLKinX_TYPE = 1 (Pull-up) |
-40 | -5 | ||||
Status_CLKinX_TYPE = 2 (Pull-down) |
-5 | 5 | ||||
DIGITAL INPUTS (CLKuWire, DATAuWire, LEuWire) | ||||||
VIH | High-Level input voltage | 1.6 | VCC | V | ||
VIL | Low-Level input voltage | 0.4 | V | |||
IIH | High-Level input current | VIH = VCC | 5 | 25 | µA | |
IIL | Low-Level input current | VIL = 0 | -5 | 5 | µA |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
TECS | LE to Clock Set Up Time | See Figure 6 | 25 | ns | ||
TDCS | Data to Clock Set Up Time | See Figure 6 | 25 | ns | ||
TCDH | Clock to Data Hold Time | See Figure 6 | 8 | ns | ||
TCWH | Clock Pulse Width High | See Figure 6 | 25 | ns | ||
TCWL | Clock Pulse Width Low | See Figure 6 | 25 | ns | ||
TCES | Clock to LE Set Up Time | See Figure 6 | 25 | ns | ||
TEWH | LE Pulse Width | See Figure 6 | 25 | ns | ||
TCR | Falling Clock to Readback Time | See Figure 9 | 25 | ns |