SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
This register sets the number of dynamic digital delay adjustments occur. Upon programming, the dynamic digital delay adjustment begins for each clock output with dynamic digital delay enabled. Dynamic digital delay can only be started by SPI.
Other registers must be set: SYNC_MODE = 3
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:4 | NA | 0 | Reserved | |
3:0 | DDLYd_STEP_CNT | 0 | Sets the number of dynamic digital delay adjustments that occur. | |
Field Value | SYNC Generation | |||
0 (0x00) | No adjust | |||
1 (0x01) | 1 step | |||
2 (0x02) | 2 steps | |||
3 (0x03) | 3 steps | |||
... | ... | |||
14 (0x0E) | 14 steps | |||
15 (0x0F) | 15 steps |