SNAS605AS March 2013 – May 2020 LMK04821 , LMK04826 , LMK04828
PRODUCTION DATA.
PLL2_N_CAL[17:0]
PLL2 never uses zero-delay during frequency calibration. These registers contain the value of the PLL2 N divider used with the PLL2 prescaler during calibration for cascaded zero-delay mode. When calibration is complete, PLL2 uses the PLL2_N value. Cascaded zero-delay mode occurs when PLL2_NCLK_MUX = 1.
MSB | — | LSB |
---|---|---|
0x163[1:0] | 0x164[7:0] | 0x165[7:0] |
BIT | REGISTERS | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|---|
7:2 | 0x163 | NA | 0 | Reserved | |
1:0 | 0x163 | PLL2_N
_CAL[17:16] |
0 | Field Value | Divide Value |
0 (0x00) | Not valid | ||||
7:0 | 0x164 | PLL2_N_CAL[15:8] | 0 | 1 (0x01) | 1 |
2 (0x02) | 2 | ||||
7:0 | 0x165 | PLL2_N_CAL[7:0] | 12 | ... | ... |
262,143 (0x3FFFF) | 262,143 |