JAJSJN4C May 2020 – November 2022 LMK04832-SP
PRODUCTION DATA
This register controls the PLL2 phase detector.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | NA | 0 | Reserved | |
6:5 | PLL2_WND_SIZE | 2 | PLL2_WND_SIZE sets the window size used for digital lock detect for PLL2. If the phase error between the reference and feedback of PLL2 is less than specified time, then the PLL2 lock counter increments. | |
Field Value | Maximum Phase Detector Frequency / Window Size | |||
0 (0x00) | Reserved | |||
1 (0x01) | 320 MHz / 1 ns | |||
2 (0x02) | 240 MHz / 1.8 ns | |||
3 (0x03) | 160 MHz / 2.6 ns | |||
4:3 | PLL2_CP_GAIN | 3 | This bit programs the PLL2 charge pump output current level. The table below also illustrates the impact of the PLL2 TRISTATE bit in conjunction with PLL2_CP_GAIN. | |
Field Value | Definition | |||
0 (0x00) | Reserved | |||
1 (0x01) | Reserved | |||
2 (0x02) | 1600 µA | |||
3 (0x03) | 3200 µA | |||
2 | PLL2_CP_POL | 0 | PLL2_CP_POL sets the charge pump polarity for PLL2. The internal VCO requires the negative charge pump polarity to be selected. Many VCOs use positive slope. A positive slope VCO increases output frequency with increasing voltage. A negative slope VCO decreases output frequency with increasing voltage. | |
Field Value | Description | |||
0 | Negative Slope VCO/VCXO | |||
1 | Positive Slope VCO/VCXO | |||
1 | PLL2_CP_TRI | 0 | PLL2_CP_TRI TRI-STATEs the output of the PLL2 charge pump. 0: Disabled 1: TRI-STATE | |
0 | PLL2_DLD_EN | 0 | PLL2 DLD circuitry is enabled when the PLL2 DLD is used to provide an output to a lock detect status pin. PLL2_DLD_EN allows enabling the PLL2 DLD circuitry without needing to provide PLL2 DLD to a status pin. This enables PLL2 DLD status to be read back using SPI while allowing the Status pins to be used for other purposes. 0: PLL2 DLD circuitry is on only of PLL2 DLD or PLL1 + PLL2 DLD signal is output from a Status_LD_MUX. 1: PLL2 DLD circuitry is forced on. |