JAJSFI6C Februray 2017 – May 2018 LMK04832
PRODUCTION DATA.
This register sets the source for the SYSREF outputs. Refer to Figure 8 and SYNC/SYSREF.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:6 | NA | 0 | Reserved | |
5 | NA | 0 | Reserved | |
4 | SYSREF_REQ_EN | 0 | Enables the SYNC/SYSREF_REQ pin to force the SYSREF_MUX = 3 for continuous pulses. When using this feature enable pulser and set SYSREF_MUX = 2 (Pulser). | |
3 | SYNC_BYPASS | 0 | Bypass SYNC polarity invert and other circuitry.
0: Normal 1: SYNC signal is bypassed |
|
2 | NA | 0 | Reserved | |
1:0 | SYSREF_MUX | 0 | Selects the SYSREF source. | |
Field Value | SYSREF Source | |||
0 (0x00) | Normal SYNC | |||
1 (0x01) | Re-clocked | |||
2 (0x02) | SYSREF Pulser | |||
3 (0x03) | SYSREF Continuous |