JAJSFI6C Februray 2017 – May 2018 LMK04832
PRODUCTION DATA.
This register contains power down controls for OSCin and SYSREF functions.
BIT | NAME | POR DEFAULT | DESCRIPTION |
---|---|---|---|
7 | PLL1_PD | 1 | Power down PLL1
0: Normal operation 1: Power down |
6 | VCO_LDO_PD | 1 | Power down VCO_LDO
0: Normal operation 1: Power down |
5 | VCO_PD | 1 | Power down VCO
0: Normal operation 1: Power down |
4 | OSCin_PD | 0 | Power down the OSCin port.
0: Normal operation 1: Power down |
3 | SYSREF_GBL_PD | 0 | Power down individual SYSREF outputs depending on the setting of SCLKX_Y_DIS_MODE for each SYSREF output. SYSREF_GBL_PD allows many SYSREF outputs to be controlled through a single bit.
0: Normal operation 1: Activate Power down Mode |
2 | SYSREF_PD | 0 | Power down the SYSREF circuitry and divider. If powered down, SYSREF output mode cannot be used. SYNC cannot be provided either.
0: SYSREF can be used as programmed by individual SYSREF output registers. 1: Power down |
1 | SYSREF_DDLY_PD | 0 | Power down the SYSREF digital delay circuitry.
0: Normal operation, SYSREF digital delay may be used. Must be powered up during SYNC for deterministic phase relationship with other clocks. 1: Power down |
0 | SYSREF_PLSR_PD | 0 | Powerdown the SYSREF pulse generator.
0: Normal operation 1: Powerdown |