JAJSFI6C Februray 2017 – May 2018 LMK04832
PRODUCTION DATA.
This register contains the multiplier for the DAC clock counter and the low value at which holdover mode is entered.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:6 | DAC_CLK_MULT | 0 | This is the multiplier for the DAC_CLK_CNTR which sets the rate at which the DAC value is tracked. | |
Field Value | DAC Multiplier Value | |||
0 (0x00) | 4 | |||
1 (0x01) | 64 | |||
2 (0x02) | 1024 | |||
3 (0x03) | 16384 | |||
5:0 | DAC_TRIP_HIGH | 0 | Voltage from Vcc at which holdover is entered if HOLDOVER_VTUNE_DET is enabled. | |
Field Value | DAC Trip Value | |||
0 (0x00) | 1 x Vcc / 64 | |||
1 (0x01) | 2 x Vcc / 64 | |||
2 (0x02) | 3 x Vcc / 64 | |||
3 (0x03) | 4 x Vcc / 64 | |||
... | ... | |||
61 (0x17) | 62 x Vcc / 64 | |||
62 (0x18) | 63 x Vcc / 64 | |||
63 (0x19) | 64 x Vcc / 64 |