JAJSFI6C Februray 2017 – May 2018 LMK04832
PRODUCTION DATA.
MSB | LSB |
---|---|
0x15C[5:0] / PLL1_DLD_CNT[13:8] | 0x15D[7:0] / PLL1_DLD_CNT[7:0] |
This register contains the value of the PLL1 DLD counter.
REGISTER | BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|---|
0x15C | 7:6 | NA | 0 | Reserved | |
0x15C | 5:0 | PLL1_DLD
_CNT[13:8] |
32 | The reference and feedback of PLL1 must be within the window of phase error as specified by PLL1_WND_SIZE for this many phase detector cycles before PLL1 digital lock detect is asserted. | |
Field Value | Delay Value | ||||
0 (0x00) | Reserved | ||||
1 (0x01) | 1 | ||||
0x15D | 7:0 | PLL1_DLD
_CNT[7:0] |
0 | 2 (0x02) | 2 |
3 (0x03) | 3 | ||||
... | ... | ||||
16,382 (0x3FFE) | 16,382 | ||||
16,383 (0x3FFF) | 16,383 |