JAJSFI6C Februray 2017 – May 2018 LMK04832
PRODUCTION DATA.
The LMK04832 has up to three reference clock inputs for PLL1. They are CLKin0, CLKin1, and CLKin2. Automatic or manual switching can occur between the inputs.
CLKin0, CLKin1, and CLKin2 each have their own PLL1 R dividers allowing clock switching references of different frequencies.
CLKin1 is shared for use as an external 0-delay feedback (FBCLKin), or for use with an external VCO (Fin).
CLKin2 is shared for use as OSCout. To use CLKin2 as an input power down OSCout, see VCO_MUX, OSCout_MUX, OSCout_FMT.
Fast manual switching between reference clocks and holdover is possible with external pins CLKin_SEL0 and CLKin_SEL1.