4 Revision History
Changes from Revision A (January 2021) to Revision B (June 2021)
- データシートのタイトルをLMK05318B 2 つの周波数領域に対応した超低ジッタ・ネットワーク・シンクロナイザ・クロックからLMK05318B 超低ジッタ・クロック・ジェネレータへ変更
Go
- Added Vod for specific fOUT test conditions for AC-LVDS,
AC-CML, and AC-LVPECLGo
- Changed VIL max from 0.5 to 0.6 on SCL/SDA
pinGo
- Specified ZDMGo
- Clarified the 5 MSBs of I2C (11001b) can be programmed in
EEPROM Go
- Changed SLAVEADR byte number from: 5 to: 10Go
- Clarified reading NVM Spare BytesGo
Changes from Revision * (June 2020) to Revision A (January 2021)
- 155.52MHz での標準 RMS ジッタを 130fs から 125fs に変更Go
- Changed the maximum APLL1 PFD frequency from 50 MHz to 80 MHzGo
- Changed the maximum AC-LVDS output frequency from 800 MHz to 1250 MHzGo
- Changed the maximum AC-CML output frequency from 800 MHz to 1250 MHzGo
- Changed the maximum AC-LVPECL output frequency from 800 MHz to 1250 MHzGo
- Changed the output format in RMS jitter test conditions from AC-DIFF to AC-LVPECLGo
- Changed the max RMS jitter for 312.5 MHz from 100 fs to 80 fsGo
- Changed the max RMS jitter for 156.25 MHz from 100 fs to 90 fsGo
- Changed the max RMS jitter for 153.6 MHz from 250 fs to 200 fsGo
- Changed the max RMS jitter for 155.52 MHz from 250 fs to 200 fsGo
- Added typical performance plot for output voltage swing vs. output
frequencyGo
- Added descriptions for reference frequency
monitoringGo