JAJSJG0A May 2020 – January 2021 LMK5B12204
PRODUCTION DATA
In case the VDD core supplies ramp with a non-monotonic manner or a slow ramp time from 0 V to 3.135 V over 100 ms, TI recommends to delay the VCO calibration until after all of the core supplies have ramped above 3.135 V. This could be achieved by delaying the PDN low-to-high transition with one of the methods described in Section 10.1.3.4.
If any core supply cannot ramp above 3.135 V before the PDN low-to-high transition, it is acceptable to issue a device soft-reset after all core supplies have ramped to manually trigger the VCO calibration and PLL start-up sequence.