JAJSJG0A May 2020 – January 2021 LMK5B12204
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VDD(1) | Core supply voltages | 3.135 | 3.3 | 3.465 | V |
VDDO_x(2) | Output supply voltage for AC-LVDS/CML/LVPECL or HCSL driver | 1.71 | 1.8 | 1.89 | V |
2.375 | 2.5 | 2.625 | V | ||
3.135 | 3.3 | 3.465 | V | ||
VDDO_x(2) | Output supply voltage for 1.8-V LVCMOS driver(3) | 1.71 | 1.8 | 1.89 | V |
VIN | Input voltage range for clock and logic inputs | 0 | 3.465 | V | |
TJ | Junction temperature | 135 | °C | ||
tVDD | Power supply ramp time(4) | 0.01 | 100 | ms | |
nEEcyc | EEPROM program cycles(5) | 100 | cycles |