JAJSP85 December 2023 LMK5C33216A
PRODUCTION DATA
At POR the GPIO0 and GPIO2 pin state select a ROM page in conjunction with the EEPROM stored field EE_ROM_PAGE_SEL. The default EEPROM setting is EE_ROM_PAGE_SEL = 0. All register pages in the ROM image are factory-set in hardware (mask ROM) and are not software programmable. For more details on the device configuration refer to the LMK5B33216 Programmer's Guide.
GPIO2 AT POR | GPIO0 AT POR | ROM PAGE WITH EE_ROM_PAGE_SEL = 0 |
---|---|---|
L |
L |
ROM page 0. XO= 48 MHz, REFCLK = 156.25 MHz and 10 MHz, outputs = 100 MHz, 122.88 MHz, 245.76 MHz, 312.5 MHz, 491.52 MHz. |
L |
H |
ROM page 1. XO= 48 MHz, REFCLK = 10 MHz, outputs = 100 MHz, 312.5 MHz, 491.52 MHz. |
H |
L | ROM page 2. XO= 48 MHz, REFCLK = 10 MHz, outputs = 100 MHz, 125 MHz, 312.5 MHz, 491.52 MHz. |
H |
H | ROM page 3. Low power mode. All PLLs off, all outputs off. |
L |
M | ROM page 4. XO = 54 MHz, REFCLK = 30.72 MHz, outputs = 30.72 MHz, 125 MHz, 161.1328125 MHz, 122.88 MHz, 245.76 MHz, 491.52 MHz. |
M | L | ROM page 5. XO= 20 MHz, REFCLK = 156.25 MHz, outputs = 100 MHz, 125 MHz, 156.25 MHz, 245.76 MHz, 491.52 MHz |
M |
M |
ROM page 6. XO= 48 MHz, REFCLK = 156.25 MHz, outputs = 1 Hz (1-PPS), 25 MHz, 100 MHz, 122.88 MHz, 125 MHz, 156.25 MHz, 245.76 MHz, 491.52 MHz |
M |
H |
ROM page 7. XO= 48 MHz, REFCLK = 156.25 MHz, outputs = 1 Hz (1-PPS), 20.48 MHz, 25 MHz, 100 MHz, 122.88 MHz, 125 MHz, 156.25 MHz, 245.76 MHz, 491.52 MHz |
H |
M |
ROM page 8. XO= 48 MHz, REFCLK = 491.52 MHz and 156.25 MHz, outputs = 25 MHz, 122.88 MHz, 125 MHz, 156.25 MHz, 491.52 MHz |