JAJSE94B december 2017 – august 2023 LMK61E07
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Any bit that is labeled as RESERVED should be written with a 0.
BYTE NO. | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
---|---|---|---|---|---|---|---|---|
0 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
1 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
2 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
3 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
4 | NVMSCRC[7] | NVMSCRC[6] | NVMSCRC[5] | NVMSCRC[4] | NVMSCRC[3] | NVMSCRC[2] | NVMSCRC[1] | NVMSCRC[0] |
5 | NVMCNT[7] | NVMCNT[6] | NVMCNT[5] | NVMCNT[4] | NVMCNT[3] | NVMCNT[2] | NVMCNT[1] | NVMCNT[0] |
6 | 1 | RESERVED | RESERVED | RESERVED | RESERVED | 1 | RESERVED | RESERVED |
7 | RESERVED | RESERVED | 1 | RESERVED | RESERVED | RESERVED | RESERVED | 1 |
8 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
9 | TARGETADR[7] | TARGETADR[6] | TARGETADR[5] | TARGETADR[4] | TARGETADR[3] | RESERVED | RESERVED | RESERVED |
10 | EEREV[7] | EEREV[6] | EEREV[5] | EEREV[4] | EEREV[3] | EEREV[2] | EEREV[1] | EEREV[0] |
11 | RESERVED | PLL_PDN | RESERVED | RESERVED | RESERVED | RESERVED | AUTOSTRT | RESERVED |
14 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | 1 | RESERVED | 1 |
15 | RESERVED | XO_CAPCTRL[1] | XO_CAPCTRL[0] | XO_CAPCTRL[9] | XO_CAPCTRL[8] | XO_CAPCTRL[7] | XO_CAPCTRL[6] | XO_CAPCTRL[5] |
16 | XO_CAPCTRL[4] | XO_CAPCTRL[3] | XO_CAPCTRL[2] | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
19 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
20 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
21 | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | PLL_RDIV |
22 | PLL_NDIV[11] | PLL_NDIV[10] | PLL_NDIV[9] | PLL_NDIV[8] | PLL_NDIV[7] | PLL_NDIV[6] | PLL_NDIV[5] | PLL_NDIV[4] |
23 | PLL_NDIV[3] | PLL_NDIV[2] | PLL_NDIV[1] | PLL_NDIV[0] | PLL_NUM[21] | PLL_NUM[20] | PLL_NUM[19] | PLL_NUM[18] |
24 | PLL_NUM[17] | PLL_NUM[16] | PLL_NUM[15] | PLL_NUM[14] | PLL_NUM[13] | PLL_NUM[12] | PLL_NUM[11] | PLL_NUM[10] |
25 | PLL_NUM[9] | PLL_NUM[8] | PLL_NUM[7] | PLL_NUM[6] | PLL_NUM[5] | PLL_NUM[4] | PLL_NUM[3] | PLL_NUM[2] |
26 | PLL_NUM[1] | PLL_NUM[0] | PLL_DEN[21] | PLL_DEN[20] | PLL_DEN[19] | PLL_DEN[18] | PLL_DEN[17] | PLL_DEN[16] |
27 | PLL_DEN[15] | PLL_DEN[14] | PLL_DEN[13] | PLL_DEN[12] | PLL_DEN[11] | PLL_DEN[10] | PLL_DEN[9] | PLL_DEN[8] |
28 | PLL_DEN[7] | PLL_DEN[6] | PLL_DEN[5] | PLL_DEN[4] | PLL_DEN[3] | PLL_DEN[2] | PLL_DEN[1] | PLL_DEN[0] |
29 | PLL_ DTHRMODE[1] | PLL_DTHRMODE[0] | PLL_ORDER[1] | PLL_ORDER[0] | RESERVED | RESERVED | PLL_D | PLL_CP[3] |
30 | PLL_CP[2] | PLL_CP[1] | PLL_CP[0] | PLL_CP_PHASE_ SHIFT[2] | PLL_CP_PHASE_ SHIFT[1] | PLL_CP_PHASE_ SHIFT[0] | PLL_ENABLE_ C3[2] | PLL_ENABLE_ C3[1] |
31 | PLL_ENABLE_ C3[0] | PLL_LF_R2[7] | PLL_LF_R2[6] | PLL_LF_R2[5] | PLL_LF_R2[4] | PLL_LF_R2[3] | PLL_LF_R2[2] | PLL_LF_R2[1] |
32 | PLL_LF_R2[0] | PLL_LF_C1[2] | PLL_LF_C1[1] | PLL_LF_C1[0] | PLL_LF_R3[6] | PLL_LF_R3[5] | PLL_LF_R3[4] | PLL_LF_R3[3] |
33 | PLL_LF_R3[2] | PLL_LF_R3[1] | PLL_LF_R3[0] | PLL_LF_C3[2] | PLL_LF_C3[1] | PLL_LF_C3[0] | RESERVED | RESERVED |
34 | PRE_DIV | OUT_DIV[8] | OUT_DIV[7] | OUT_DIV[6] | OUT_DIV[5] | OUT_DIV[4] | OUT_DIV[3] | OUT_DIV[2] |
35 | OUT_DIV[1] | OUT_DIV[0] | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
The default/reset values for each register is specified for LMK61E07.
NAME | ADDR | RESET | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |
---|---|---|---|---|---|---|---|---|---|---|
VNDRID_BY1 | 0 | 0x10 | VNDRID[15:8] | |||||||
VNDRID_BY0 | 1 | 0x0B | VNDRID[7:0] | |||||||
PRODID | 2 | 0x33 | PRODID[7:0] | |||||||
REVID | 3 | 0x00 | REVID[7:0] | |||||||
TARGETADR | 8 | 0xB0 | TARGETADR[7:1] | RESERVED | ||||||
EEREV | 9 | 0x00 | EEREV[7:0] | |||||||
DEV_CTL | 10 | 0x01 | RESERVED | PLL_PDN | RESERVED | ENCAL | AUTOSTRT | |||
XO_CAPCTRL_ BY1 | 16 | 0x00 | RESERVED | XO_CAPCTRL[1:0] | ||||||
XO_CAPCTRL_ BY0 | 17 | 0x00 | XO_CAPCTRL[9:2] | |||||||
DIFFCTL | 21 | 0x01 | DIFF_OUT_PD | RESERVED | OUT_SEL[1:0] | |||||
OUTDIV_BY1 | 22 | 0x00 | RESERVED | OUT_DIV[8] | ||||||
OUTDIV_BY0 | 23 | 0x46 | OUT_DIV[7:0] | |||||||
RDIVCMOSCTL | 24 | 0x00 | RESERVED | PLL_RDIV | ||||||
PLL_NDIV_BY1 | 25 | 0x00 | RESERVED | PLL_NDIV[11:8] | ||||||
PLL_NDIV_BY0 | 26 | 0x31 | PLL_NDIV[7:0] | |||||||
PLL_FRACNUM_ BY2 | 27 | 0x00 | RESERVED | PLL_NUM[21:16] | ||||||
PLL_FRACNUM_ BY1 | 28 | 0x01 | PLL_NUM[15:8] | |||||||
PLL_FRACNUM_ BY0 | 29 | 0x1F | PLL_NUM[7:0] | |||||||
PLL_FRACDEN_ BY2 | 30 | 0x00 | RESERVED | PLL_DEN[21:16] | ||||||
PLL_FRACDEN_ BY1 | 31 | 0x02 | PLL_DEN[15:8] | |||||||
PLL_FRACDEN_ BY0 | 32 | 0x71 | PLL_DEN[7:0] | |||||||
PLL_MASHCTRL | 33 | 0x0C | RESERVED | PLL_DTHRMODE[1:0] | PLL_ORDER[1:0] | |||||
PLL_CTRL0 | 34 | 0x28 | RESERVED | PLL_D | RESERVED | PLL_CP[3:0] | ||||
PLL_CTRL1 | 35 | 0x03 | RESERVED | PLL_CP_PHASE_SHIFT[2:0] | RESERVED | PLL_ENABLE_C3[2:0] | ||||
PLL_LF_R2 | 36 | 0x28 | PLL_LF_R2[7:0] | |||||||
PLL_LF_C1 | 37 | 0x00 | RESERVED | PLL_LF_C1[2:0] | ||||||
PLL_LF_R3 | 38 | 0x00 | RESERVED | PLL_LF_R3[6:0] | ||||||
PLL_LF_C3 | 39 | 0x00 | RESERVED | PLL_LF_C3[2:0] | ||||||
PLL_CALCTRL | 42 | 0x09 | RESERVED | PLL_CLSDWAIT[1:0] | PLL_VCOWAIT[1:0] | |||||
NVMSCRC | 47 | 0x00 | NVMSCRC[7:0] | |||||||
NVMCNT | 48 | 0x00 | NVMCNT[7:0] | |||||||
NVMCTL | 49 | 0x10 | RESERVED | REGCOMMIT | NVMCRCERR | NVMAUTOCRC | NVMCOMMIT | NVMBUSY | NVMERASE | NVMPROG |
NVMLCRC | 50 | 0x00 | NVMLCRC[7:0] | |||||||
MEMADR | 51 | 0x00 | RESERVED | MEMADR[6:0] | ||||||
NVMDAT | 52 | 0x00 | NVMDAT[7:0] | |||||||
RAMDAT | 53 | 0x00 | RAMDAT[7:0] | |||||||
NVMUNLK | 56 | 0x00 | NVMUNLK[7:0] | |||||||
INT_LIVE | 66 | 0x00 | RESERVED | LOL | CAL | |||||
SWRST | 72 | 0x00 | RESERVED | SWR2PLL | RESERVED |