9.2.2 Detailed Design Procedure
This design procedure will give a quick outline of the process of configuring the LMK61E08 in the above use case. Typically, the easiest approach to configuring the PLL is to start with the desired output frequency and work backwards.
- VCO Frequency Selection
- The first step is to calculate the possible VCO frequencies given the required output frequency of 70.656 MHz. The LMK61E08 output divider that can be set from /5 to /511. The VCO can output frequencies from 4.6 GHz to 5.6 GHz. Therefore, the output frequency multiplied by the total divide value must fall within this range.
- To determine the boundary of the total divide value, we can divide the VCO frequency limits by the output frequency, resulting in a range of 65.1 to 79.3. Any output divider value within this range will result in a valid VCO frequency. A few possible divider combinations and the resulting VCO frequencies are listed in columns 1 and 2, respectively, of Table 3 below.
- Input Divider and Doubler/Phase Detector Frequency Configuration
- The next step is to set the reference divider and doubler in the reference frequency path to the PLL. The reference divider can be set to /1 or /4, and the doubler can be set to x1 or x2. The main trade-off is that a higher phase detector frequency will result in better output phase noise performance and a lower phase detector frequency will result in a finer output frequency step size when adjusting the feedback divider numerator in DCXO mode.
- In the DSL application, a finer step size is desired so the reference divider will be set to /4 and the doubler to x1 to minimize the phase detector frequency. The phase detector frequency can then be calculated by multiplying and dividing the reference frequency of 50 MHz by those values, resulting in 12.5 MHz.
- Note that in some applications, a trade-off in step size to obtain better phase noise performance is acceptable. In that case the design procedure can be continued, substituting the relevant reference divider and doubler configuration and phase detector frequency.
- In LMK61E08, doubler is set to x1 and reference divider is set to x4, resulting in the PFD frequency of 25 MHz.
- Feedback Divider Selection
- The possible feedback divider values can then be calculated by dividing the VCO frequency by the phase detector frequency. The possible values are listed in column 3 of Table 3.
- Glitch-less frequency margining in DCXO mode is achieved by adjusting the numerator of the feedback divider without changing the integer value of the divider, which could cause a frequency glitch. Therefore, the output frequency tuning range is limited by which VCO frequency and feedback divider we select out of the valid combinations. To obtain as equal of a tuning range above and below the nominal output frequency as possible, a feedback divider value with fractional portion as close to 1/2 as possible should be chosen.
- Frequency Margining
- With the device configured to output the nominal frequency of 70.656 MHz, the numerator can be adjusted over I2C to tune the output frequency.
- Using equation 3 in Configuring the PLL, the step size of this configuration can be calculated to be approximately 8x10–8 MHz or 1.1 ppb.
- The maximum and minimum tuning range limits can be determined by calculating the maximum shift in frequency from nominal without changing the integer portion of the feedback divider (including setting the numerator to zero or equal to the denominator). In this case, the limits are a maximum of +2313 ppm and a minimum of –2034 ppm from nominal.
Table 3. PLL Configuration Options
1. EXAMPLE OUTPUT DIVIDER VALUES |
2. POSSIBLE VCO FREQUENCIES (MHz) |
3. FEEDBACK DIVIDER WITH PDF=25.0 MHz |
4. EQUIVALENT FRACTIONAL FEEDBACK DIVIDER VALUES |
76 |
5369.898860 |
214.79595440 |
220+333826/4194303 |
78 |
5511.211988 |
220.44847968 |
220+1881059/4194303 |