JAJSDF7A January 2017 – May 2017 LMK61E0M
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIH | Input high voltage | 1.2 | V | |||
VIL | Input low voltage | 0.6 | V | |||
IIH | Input leakage | –40 | 40 | µA | ||
CIN | Input capacitance | 2 | pF | |||
COUT | Input capacitance | 400 | pF | |||
VOL | Output low voltage | IOL = 3 mA | 0.6 | V | ||
fSCL | I2C clock rate | 100 | 1000 | kHz | ||
tSU_STA | START condition setup time | SCL high before SDA low | 0.6 | µs | ||
tH_STA | START condition hold time | SCL low after SDA low | 0.6 | µs | ||
tPH_SCL | SCL pulse width high | 0.6 | µs | |||
tPL_SCL | SCL pulse width low | 1.3 | µs | |||
tH_SDA | SDA hold time | SDA valid after SCL low | 0 | 0.9 | µs | |
tSU_SDA | SDA setup time | 115 | ns | |||
tR_IN / tF_IN | SCL/SDA input rise and fall time | 300 | ns | |||
tF_OUT | SDA output fall time | CBUS = 10 pF to 400 pF | 250 | ns | ||
tSU_STOP | STOP condition setup time | 0.6 | µs | |||
tBUS | Bus free time between STOP and START | 1.3 | µs |