JAJSDN5E December 2016 – December 2023 LMK62A2-100M , LMK62A2-150M , LMK62A2-156M , LMK62A2-200M , LMK62A2-266M , LMK62E0-156M , LMK62E2-100M , LMK62E2-156M , LMK62I0-100M , LMK62I0-156M
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
POWER | |||
GND | 3 | Ground | Device ground |
VDD | 6 | Analog | 3.3-V power supply |
OUTPUT BLOCK | |||
OUTP | 4 | Universal | Differential output pair (LVPECL, LVDS or HCSL). |
OUTN | 5 | ||
DIGITAL CONTROL / INTERFACES | |||
NC | 2 | N/A | No connect |
OE | 1 | LVCMOS | Output enable (internal pulldown). When set to low,
output pair is disabled and set at high impedance. The recommended external pullup resistor value is 10 kΩ. |