JAJSPW5C November 2023 – May 2024 LMKDB1108 , LMKDB1120 , LMKDB1204
PRODUCTION DATA
First of all, calculate the jitter budget for the clock buffer using RMS addition. The maximum allowed additive jitter for the clock buffer is square root of the difference between square of reference clock jitter and square of total clock jitter.
The maximum PCIe Gen 5 additive jitter allowed for the buffer is sqrt(502 – 452) = 21 fs. According to the Specifications under the Electrical Characteristics table, the additive PCIe Gen 5 jitter under Common Clock and ≥3.5 V/ns input slew rate test condition is 13 fs maximum, well below 21 fs requirement. Therefore, the LMKDB1120 (20 outputs) can be used for PCIe Gen 5 clock distribution.
Similarly, the maximum 12 kHz to 20 MHz additive jitter allowed at 156.25 MHz is sqrt(1002 – 902) = 43 fs. According to the Specifications under the Electrical Characteristics table, the 12 kHz to 20 MHz additive jitter at 156.25 MHz is 31 fs maximum, well below the 43 fs requirement. Therefore, the LMKDB1108 (8 outputs) can be used for Ethernet clock distribution.