JAJSSU1 September 2024 LMR51425-Q1 , LMR51435-Q1
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO | ||
SW | 1, 2, 3 | P | Switching output of the converter. Internally connected to source of the high-side FET and drain of the low-side FET. Connect to power inductor. |
BOOT | 4 | P | Bootstrap capacitor connection for high-side FET driver. Connect a high quality 100nF capacitor from this pin to the SW pin. |
PG | 5 | A | Open-drain power-good monitor output that asserts low if the FB voltage is not within the specified window thresholds. A 10kΩ to 100kΩ pull up resistor to a suitable voltage is required. If not used, PG can be left open or connected to GND. |
RT | 6 | A | Frequency setting pin used to set the switching frequency between 200kHz and 1MHz by placing an external resistor from RT to AGND. RT open defaults to 440kHz and RT short to ground defaults to 1MHz. |
FB | 7 | A | Feedback input to the converter. Connect a resistor divider to set the output voltage. Never short this terminal to ground during operation. |
AGND | 8 | G | Analog ground. Zero-voltage reference for internal references and logic. All electrical parameters are measured with respect to this pin. These pins must be connected to PGND using a small net-tie. |
EN | 9 | A | Precision enable input pin. High = On, Low = Off. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable input voltage UVLO. Connect an external resistor divider between this pin, VIN and AGND to create an external UVLO. Do not float. |
VIN | 10, 11, 12 | P | Input supply voltage. Connect the input supply to these pins. Connect input capacitors CIN between these pins and PGND in close proximity to the device. |
PGND | 13 | G | Power ground terminals, connected to the source of low-side FET internally. Connect to system ground, ground side of CIN and COUT. Path to CIN must be as short as possible. |