SNAS850 December 2024 LMX1205
ADVANCE INFORMATION
Frequency dividers allow the main and LOGICLK outputs to be a divided value of the input clock. SYSREF dividers are used to divide the input clock for purposes of SYSREF generation and delays. The multiplier allows the output clocks to be a higher frequency than the input clock.
CATEGORY | RANGE | COMMENTS | ||
---|---|---|---|---|
Main Clocks | Buffer | |||
Divider | 2, 3, 4, 5, 6, 7, 8 | Odd divides (except 1) do not have 50% duty cycle | ||
Multiplier | 2, 3, 4, 5, 6, 7, 8 | |||
LOGICLK | Divide | PreDivide | 1, 2, 4 | TotalDivide = PreDivide
× Divide0 Odd divides (except 1) do not have 50% duty cycle Logic CLK2 TotalDivide = PreDivide x Divide0 x Divide1 |
Divide0 | 1, 2, 3, … 1023 | |||
Divide1 | 1, 2, 4, 8 | |||
SYSREF | Divide for frequency generation | PreDivide | 1,2, 4 | Pre-divides clock for
SYSREF generation.TotalDivide = PreDivide×Divide Odd divides do not have 50% duty cycle |
Divide | 2, 3, 4,… 4095 | |||
Divide for delay generation | Divide | 2, 4, 8, 16 | This divide is for phase interpolator and set according to the input frequency. |