JAJSSL5 December 2023 LMX1906-SP
PRODUCTION DATA
NO. | NAME | TYPE | DESCRIPTION |
---|---|---|---|
1 | MUXOUT | O | Multiplexed pin serial data readback (SDO) and lock status of the multiplier. |
2 | CE | I | Chip Enable |
3 | SYSREFREQ_P | I | Differential SYSREF request input for JESD204B/C support. Internal 50-Ω AC coupled to internal common-mode voltage or capacitor to GND. Supports AC and DC coupling which can directly accept a common mode voltage of 1.2 V to 2 V. |
4 | SYSREFREQ_N | I | Differential SYSREF request input for JESD204B/C support. Internal 50-Ω AC coupled to internal common-mode voltage or capacitor to GND. Supports AC and DC coupling which can directly accept a common mode voltage of 1.2 V to 2 V. |
5 | VCC_CLKIN | PWR | Connect to a 2.5-V supply. Recommend a shunt RF wideband capacitor (typically 0.1 µF or smaller) close to the pin in parallel with larger capacitors (typically 1 µF and 10 µF). Large capacitors can be placed bit further away from the pin. |
6 | GND | GND | Ground these pins. |
7 | CLKIN_P | I | Differential reference input clock. Internal 50-Ω termination. AC-couple with a capacitor appropriate to the input frequency (typically 0.1 µF or smaller). If using single-ended, terminate unused pin with 50-Ω resistor AC-coupled to ground. |
8 | CLKIN_N | ||
9 | GND | GND | Ground these pins. |
10 | PWRSEL0 | I | Selects output power level in pin mode. |
11 | PWRSEL1 | I | Selects output power level in pin mode. |
12 | PWRSEL2 | I | Selects output power level in pin mode. |
13 | NC | NC | Not connect pin (Connect to ground with 1-kΩ resistor.) |
14 | SCK | I | SPI clock. High impedance CMOS input. Accepts up to 3.3 V. |
15 | SDI | I | SPI data input. High impedance CMOS input. Accepts up to 3.3 V. |
16 | CS# | I | SPI chip select. High impedance CMOS input. Accepts up to 3.3 V. |
17 | CAL | I | Calibration pin used in multiplier mode. |
18 | SYSREFOUT0_N | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
19 | SYSREFOUT0_P | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
20 | VCC01 | PWR | Connect to a 2.5-V supply. Recommend a shunt RF wideband capacitor (typically 0.1 µF or smaller) close to the pin in parallel with larger capacitors (typically 1 µF and 10 µF). Large capacitors can be placed bit further away from the pin. |
21 | GND | GND | Ground these pins. |
22 | CLKOUT0_N | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
23 | CLKOUT0_P | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
24 | GND | GND | Ground these pins. |
25 | CLK0_EN | I | Enable / Disable the individual output channel. |
26 | CLK1_EN | I | Enable / Disable the individual output channel. |
27 | VCC01 | PWR | Connect to a 2.5-V supply. Recommend a shunt RF wideband capacitor (typically 0.1 µF or smaller) close to the pin in parallel with larger capacitors (typically 1 µF and 10 µF). Large capacitors can be placed bit further away from the pin. |
28 | GND | GND | Ground these pins. |
29 | CLKOUT1_N | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
30 | CLKOUT1_P | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
31 | GND | GND | Ground these pins. |
32 | VBIAS01 | BYP | Bypass this pin to GND with a 10-nF capacitor for optimal noise performance in multiplier mode. |
33 | SYSREFOUT1_N | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
34 | SYSREFOUT1_P | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
35 | DIVSEL2 | I | Select the divider value or multiplier value in divider or multiplier mode in pin configuration. |
36 | DIVSEL1 | I | Select the divider value or multiplier value in divider or multiplier mode in pin configuration. |
37 | DIVSEL0 | I | Select the divider value or multiplier value in divider or multiplier mode in pin configuration. |
38 | LOGISYSREFOUT_N | O | Differential clock output pair. Selectable CML, or LVDS format. Programmable common-mode voltage. |
39 | LOGISYSREFOUT_P | O | Differential clock output pair. Selectable CML, or LVDS format. Programmable common-mode voltage. |
40 | VCC_LOGICLK | PWR | Connect to a 2.5-V supply. Recommend a shunt RF wideband capacitor (typically 0.1 µF or smaller) close to the pin in parallel with larger capacitors (typically 1 µF and 10 µF). Large capacitors can be placed bit further away from the pin. |
41 | GND | GND | Ground these pins. |
42 | LOGICLKOUT_N | O | Differential clock output pair. Selectable CML, or LVDS format. Programmable common-mode voltage. |
43 | LOGICLKOUT_P | O | Differential clock output pair. Selectable CML, or LVDS format. Programmable common-mode voltage. |
44 | LOGIC_EN | I | Enable / disable the logic channel in pin mode. |
45 | MUXSEL1 | I | Select the operating mode buffer, divider or multiplier in pon mode configuration. |
46 | MUXSEL0 | I | Select the operating mode buffer, divider or multiplier in pon mode configuration. |
47 | SYSREFOUT2_N | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
48 | SYSREFOUT2_P | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
49 |
VBIAS23 |
BYP | Bypass this pin to GND with a 10-µF and 0.1-µF capacitor for optimal noise performance in multiplier mode. |
50 | GND | GND | Ground these pins. |
51 | CLKOUT2_N | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
52 | CLKOUT2_P | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
53 | GND | GND | Ground these pins. |
54 | VCC23 | PWR | Connect to a 2.5-V supply. Recommend a shunt RF wideband capacitor (typically 0.1 µF or smaller) close to the pin in parallel with larger capacitors (typically 1 µF and 10 µF). Large capacitors can be placed bit further away from the pin. |
55 | CLK2_EN | I | Enable / Disable the individual output channel. |
56 | CLK3_EN | I | Enable / Disable the individual output channel. |
57 | GND | GND | Ground these pins. |
58 | CLKOUT3_N | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
59 | CLKOUT3_P | O | Differential clock output pairs. Each pin is an open-collector output with internally integrated 50-Ω resistor with programmable output swing. AC coupling required. |
60 | GND | GND | Ground these pins. |
61 | VCC23 | PWR | Connect to a 2.5-V supply. Recommend a shunt RF wideband capacitor (typically 0.1 µF or smaller) close to the pin in parallel with larger capacitors (typically 1 µF and 10 µF). Large capacitors can be placed bit further away from the pin. |
62 | SYSREFOUT3_N | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
63 | SYSREFOUT3_P | O | Differential SYSREF CML output pairs for JESD204B/C support. Supports AC and DC coupling with programmable common-mode voltage of 0.6 V to 2 V. |
64 | SYSREF_EN | I | Enable / disable the SYSREF section in pin mode configuration. |
DAP | DAP | GND | Ground the pad. |