JAJSN48B October 2021 – June 2022 LMX2571-EP
PRODUCTION DATA
In this example, the internal VCO is being used. The PLL will be put in fractional mode to support 4FSK direct digital modulation using FSK PIN mode. Both frequency (F1, F2) switching as well as RF output port switching is toggled by the F1F2_SEL bit. MULT multiplier in the R-divider will be used to reduce spurs.