R98[15:2]
R99[15:0] |
RAMP0_INC |
R/W |
0 |
2's complement of the amount the RAMP0 is incremented in phase detector cycles. |
R98[0] |
RAMP0_DLY |
R/W |
0 |
Enabling this bit uses two clocks instead of one to clock the ramp. Effectively doubling the length.
0: Normal ramp length
1: Double ramp length |
R100[15:0] |
RAMP0_LEN |
R/W |
0 |
Length of RAMP0 in phase detector cycles |
R101[6] |
RAMP1_DLY |
R/W |
0 |
Enabling this bit uses two clocks instead of one to clock the ramp. Effectively doubling the length.
0: Normal ramp length
1: Double ramp length |
R101[5] |
RAMP1_RST |
R/W |
0 |
Resets RAMP1 to eliminate rounding errors. Must be used in automatic ramping mode.
0: Disabled
1: Enabled |
R101[4] |
RAMP0_NEXT |
R/W |
0 |
Defines what ramp comes after RAMP0
0: RAMP0
1: RAMP1 |
R101[1:0] |
RAMP0_NEXT_TRIG |
R/W |
0 |
Defines what triggers the next ramp
0: RAMP0_LEN timeout counter
1: Trigger A
2: Trigger B
3: Reserved |
R102[13:0]
R103[15:0] |
RAMP1_INC |
R/W |
0 |
2's complement of the amount the RAMP1 is incremented in phase detector cycles. |
R104[15:0] |
RAMP1_LEN |
R/W |
0 |
Length of RAMP1 in phase detector cycles |
R105[15:6] |
RAMP_DLY_CNT |
R/W |
0 |
This is the number of state machine clock cycles for the VCO calibration in automatic mode. If the VCO calibration is less, then it is this time. If it is more, then the time is the VCO calibration time. |
R105[5] |
RAMP_MANUAL |
R/W |
0 |
Enables manual ramping mode, or otherwise automatic mode
0: Automatic ramping mode
1: Manual ramping mode |
R105[4] |
RAMP1_NEXT |
R/W |
0 |
Determines what ramp comes after RAMP1:
0: RAMP0
1: RAMP1 |
R105[1:0] |
RAMP1_NEXT_TRIG |
R/W |
0 |
Defines what triggers the next ramp
0: RAMP1_LEN timeout counter
1: Trigger A
2: Trigger B
3: Reserved |
R106[4] |
RAMP_TRIG_CAL |
R/W |
0 |
Enabling this bit forces the VCO to calibrate after the ramp. |
R106[2:0] |
RAMP_SCALE_COUNT |
R/W |
7 |
Multiplies RAMP_DLY count by 2RAMP_SCALE_COUNT |