JAJSTC8A February 2024 – April 2024 LP5867
PRODUCTION DATA
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NO. | NAME | ||
C2 | CSR0 | O | Current sink 0. If not used, this pin must be floating. |
B2 | CSG0 | O | Current sink 1. If not used, this pin must be floating. |
B3 | CSB0 | O | Current sink 2. If not used, this pin must be floating. |
B5 | CSR1 | O | Current sink 3. If not used, this pin must be floating. |
C5 | CSG1 | O | Current sink 4. If not used, this pin must be floating. |
C4 | CSB1 | O | Current sink 5. If not used, this pin must be floating. |
A1 | SW0 | O | High-side PMOS switch output for scan line 0. If not used, this pin must be floating. |
A2 | SW1 | O | High-side PMOS switch output for scan line 1. If not used, this pin must be floating. |
A3 | SW2 | O | High-side PMOS switch output for scan line 2. If not used, this pin must be floating. |
A4 | SW3 | O | High-side PMOS switch output for scan line 3. If not used, this pin must be floating. |
A5 | SW4 | O | High-side PMOS switch output for scan line 4. If not used, this pin must be floating. |
A6 | SW5 | O | High-side PMOS switch output for scan line 5. If not used, this pin must be floating. |
B6 | SW6 | O | High-side PMOS switch output for scan line 6. If not used, this pin must be floating. |
B1 | VLED | Power | Power input for high-side switches. |
B4 | GND | Ground | Must be connected to common ground plane. |
D2 | VCAP | O | Internal LDO output. An 1μF capacitor must be connected between this pin with GND. Place the capacitor as close to the device as possible. |
C3 | IFS | I | Interface type select. I2C is selected when IFS is low. SPI is selected when IFS is high. A resistor must be connected between VIO and this pin. |
C6 | VSYNC | I | External synchronize signal for display mode 2 and mode 3. |
D6 | SCL/SCLK | I | I2C clock input or SPI clock input. Pull up to VIO when configured as I2C. |
D5 | SDA/MOSI | I/O | I2C data input or SPI leader output follower input. Pull up to VIO when configured as I2C. |
D4 | ADDR0/MISO | I/O | I2C address select 0 or SPI leader input follower output. |
D3 | ADDR1/SS | I | I2C address select 1 or SPI follower select. |
D1 | VIO/EN | Power,I | Power supply for digital circuits and chip enable. An 1nF capacitor must be connected between this pin with GND and be placed as close to the device as possible. |
C1 | VCC | Power | Power supply for device. A 1μF capacitor must be connected between this pin with GND and be placed as close to the device as possible. |